# Curriculum vitae: SIVA SATYENDRA SAHOO

# PROFESSIONAL OBJECTIVE

About Me

I am a senior researcher with a demonstrated history of working in the field of Electronic System Design. I am currently working as an R&D Engineer with the Technology Enablement & Design (TED) group at IMEC, Leuven, in Belgium. Prior to joining IMEC, Leuven, I was working as a Senior Staff Engineer, in AI Computing with Samsung Advanced Institute of Technology (SAIT). Earlier, I had worked with the Chair of Processor Design, TU Dresden, on the design of low-cost accelerators for AI/ML applications, primarily targeted for embedded and cyber-physical systems. The design involved leveraging approximation and quantization techniques and innovations in system-, architecture- and IP-level for FPGA-based systems. My responsibilities in the research group also involved supervision of research interns and master's students, and teaching of course modules offered by the research group. My doctoral research was focused on optimizing the distribution of reliability methods across multiple layers of the system stack with appropriate scheduling of tasks on heterogeneous embedded systems. My prior research experience includes machine learning, reconfigurable systems and embedded system design.

#### Research Interests

Electronic Design Automation (EDA), Al/ML & EDA, Embedded System Design, RTL Design, Digital Synthesis, Electronic System-level Design, Reconfigurable Computing, Machine Learning, Digital VLSI, Approximate Computing.

# **INDUSTRY EXPERIENCE**

since 01/2023

Senior Researcher, Technology Enablement & Design (TED), Interuniversity Microelectronics Centre (IMEC), Leuven, Belgium

Individual contributor to the exploration of technology-aware architecture design for executing workloads at varying scales of computation. The project involves exploring the impact of semiconductor technology innovations on system-level design while also providing feasible directions for future technological innovations. One of the aspects being explored actively pertains to the investigation into the impact of provisioning *high-capacity on-chip memory*, using *novel devices/3D integration/heterogeneous integration*, for a variety of emerging workload scenarios.

08/2021-12/2022

Senior Staff Engineer, Al Computing, SAIT,

Samsung Semiconductor India Research, Bangalore, India

Individual contributor for modeling and DSE of AI computing architectures. Collaborator in the analysis and optimization of mapping AI workloads on modern inference engines.

08/2012-12/2014

Digital Design Engineer, Intel India, Bangalore, India

Worked in the domain of *Physical Design* of dense VLSI System-on-chip. Was primarily responsible for design quality assessment of full-chip as well as design blocks.

07/2008-03/2010

Assistant Systems Engineer, Tata Consultancy Services, India.

Worked in the domain of *Business Intelligence and Performance Management*. Primarily involved in using state-of-the-art tools for integrating data from heterogeneous sources for data analysis.

#### **SELECT PUBLICATIONS**

- [ACM TECS '23] S. S. Sahoo, S. Ullah, & A. Kumar. 2022. AxOTreeS: A Tree Search Approach to Synthesizing FPGA-based Approximate Operators. ACM Trans. Embed. Comput. Syst. (Just Accepted 2023).
- [ASP-DAC '23] R. Ranjan, S. Ullah, <u>S. S. Sahoo</u> and A. Kumar, *SyFAxO-GeN: Synthesizing FPGA-based Approximate Operators with Generative Networks*, 2023 28th Asia and South Pacific Design Automation Conference (ASP-DAC '23), Tokyo, Japan, 2023, pp. 402-409.
- [ACM TECS '22] S. Ullah, S. S. Sahoo, N. Ahmed, D. Chaudhury, & A. Kumar. *AppAxO: Designing Application-specific Approximate Operators for FPGA-based Embedded Systems*, in ACM Trans. Embed. Comput. Syst. 21, 3, Article 29 (May 2022), 31 pages. https://doi.org/10.1145/3513262.
  - [GLSVLSI '21] S. S. Sahoo, A. R. Baranwal, S. Ullah & A. Kumar, MemOReL: A Memory-oriented Optimization Approach to Reinforcement Learning on FPGA-based Embedded Systems, in Proceedings of the 2021 on Great Lakes Symposium on VLSI (GLSVLSI 2021), 339-346.
    - [DATE '20] Rai, S., Raitza, M., Sahoo, S. S., & Kumar, A. (2020). DISCERN: Distilling Standard Cells for Emerging Reconfigurable Nanotechnologies. In 2020 Design, Automation & Test in Europe Conference & Exhibition, DATE 2020, Virtual Conference and Exhibition, April 21- May 31, 2020.
- [IEEE TCAD '20] A. R. Baranwal, S. Ullah, <u>S. S. Sahoo</u> & A. Kumar, ReLAccS: *A Multi-level Approach to Accelerator Design for Reinforcement Learning on FPGA-based Systems*, in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, doi: 10.1109/TCAD.2020.3028350.
  - [DAC '19] Sahoo, S. S., Veeravalli, B., & Kumar, A. (2019). A Hybrid Agent-based Design Methodology for Dynamic Cross-layer Reliability in Heterogeneous Embedded Systems. In Proceedings of the 56th Annual Design Automation Conference. DAC '19. Las Vegas, NV, USA.
  - [ASP-DAC '18] Sahoo, S. S., Nguyen, T. D. A., Veeravalli, B., & Kumar, A. (2018). Lifetime-aware design methodology for dynamic partially reconfigurable systems. In 23rd Asia and South Pacific Design Automation Conference, ASP-DAC 2018, Jeju, Korea (South), January 22-25, 2018(pp. 393-398).

#### AWARDS AND ACHIEVEMENTS

- JAN. 2017 HiPEAC Collaboration Grants, HiPEAC4 Network of Excellence
- 2015 2018 NUS Graduate Scholarship, National University of Singapore, Singapore.
- 2010 2012 MHRD (GATE) Scholarship, Government of India, India
- 2004 2008 **CET Merit Scholarship**, CET, Bhubaneswar, India.

# **SKILLS**

Design Skills | AI/ML, IP design (HLS and RTL), Physical design, EDA Tool design

Design Languages | VHDL, SystemC, Verilog

Programming Languages | C, C++, Python, MATLAB

EDA Tools | Xilinx Vitis & Vivado, Gem5

Language Proficiency | English, Oriya, Hindi

# ACADEMIC RESEARCH EXPERIENCE

02/2019-07/2021 | Post-doctoral Researcher, Chair for Processor Design,

Computer Science Department,

Technische Universität Dresden, Germany.

Prof. Akash Kumar

01/2015-02/2019 | Research Scholar (Ph.D.) at Signal Processing and VLSI Lab,

Department of Electrical and Computer Engineering,

National University of Singapore, Singapore.

Prof. Bharadwaj Veeravalli and Prof. Akash Kumar

02/2017-12/2017 | Guest Researcher, Chair for Processor Design,

Computer Science Department,

Technische Universität Dresden, Germany.

Prof. Akash Kumar

# **TECHNICAL EDUCATION**

06/2019 DOCTORATE DEGREE, Doctor of Philosophy (Ph.D.)

National University of Singapore, Singapore

Grade: 4.0/5.0

01/2015-02/2019 | PhD Scholar at Department of Electrical and Computer Engineering

Thesis: A Cross-layer Reliability-integrated System-level Design Methodology for Heterogeneous Multiprocessor SoC-based Embedded Systems. The thesis involved research into optimizing the distribution of reliability

methods across multiple layers of the system stack during both design-time and run-time.

09/2012 | MASTER'S DEGREE, Master of Technology (M.Tech)

Indian Institute of Science, Bangalore, India

Grade: First Class (6.6/8.0)

07/2010-06/2012 | Electronics Design and Technology

Project: Hardware Accelerator for Support Vector Machines. The project aimed at accelerating the training

phase of Support Vector Machine using FPGAs for hardware/software co-design.

12/2008 | BACHELOR'S DEGREE, Bachelor of Technology (B.Tech)

Biju Patnaik University of Technology, Rourkela, India

(College of Engineering and Technology, Bhubaneswar, India)

Grade: 8.65/10.0

07/2004-06/2008 Instrumentation and Electronics Engineering

Project: Short Message Service (SMS)-based Home Automation. The project work involved the implementation of a wireless embedded system, using a mobile phone or a GSM modem, for the purpose of

automation and control.

#### PERSONAL DATA

NAME: Siva Satyendra Sahoo

GENDER: Male

PLACE AND DATE OF BIRTH: Dhuturdah SHC, India | 15 November 1985

ADDRESS: 0202, Erasme Ruelensvest 37, Heverlee-3001, Belgium

PHONE: +32 471632389

EMAIL: s.satyendra.sahoo@gmail.com

FAMILY STATUS: Single

# REFERENCES

Akash Kumar | Head of Chair, Chair for Processor Design,

Computer Science Department,

Technische Universität Dresden, Dresden, Germany.

akash.kumar@tu-dresden.de

Bharadwaj Veeravalli | Associate Professor, Communication and Networks,

Department of Electrical and Computer Engineering,

National University of Singapore, Singapore.

elebv@nus.edu.sg

Kuruvilla Varghese | Principal Research Scientist,

Department of Electronic Systems Engineering, Indian Institute of Science, Bangalore, India.

kuru@iisc.ac.in

Kanhu Charan Bhuyan | Assistant Professor,

Department of Instrumentation & Electronics Engineering, College of Engineering and Technology, Bhubaneswar, India.

kcbhuyan@cet.edu.in

# **ALL PUBLICATIONS**

# **Published Journals**

- [J9] <u>S. S. Sahoo</u>, S. Ullah, & A. Kumar. 2023. *AxOTreeS: A Tree Search Approach to Synthesizing FPGA-based Approximate Operators*. **ACM Trans. Embed. Comput. Syst.** (Just Accepted 2023).
- [J8] Y. Zhao, S. Ullah, <u>S. S. Sahoo</u>, & A. Kumar. 2023. NvMISC: Towards an FPGA-based Emulation Platform for RISC-V and Non-volatile Memories. Embedded System Letters (Just Accepted 2023).
- [J7] S. Ullah, S. S. Sahoo, N. Ahmed, D. Chaudhury, & A. Kumar. *AppAxO: Designing Application-specific Approximate Operators for FPGA-based Embedded Systems*, in **ACM Trans. Embed. Comput. Syst.** 21, 3, Article 29 (May 2022), 31 pages. https://doi.org/10.1145/3513262.
- [J6] B. Ranjbar, A. Hosseinghorban, <u>S. S. Sahoo</u>, A. Ejlali & A. Kumar. *BOT-MICS: Bounding Time Using Analytics in Mixed-Criticality Systems*, in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, doi: 10.1109/TCAD.2021.3127867.
- [J5] S. S. Sahoo, Ranjbar, B., & Kumar, A, Reliability-aware Resource Management in Multi-/Many-core Systems: A Perspective Paper, in MDPI Journal of Low Power Electronics and Applications, 2021.
- [J4] Nambi, S., Ullah, S., Lohana, A., <u>S. S. Sahoo</u>, Merchant, F., & Kumar, A, *ExpAN(N)D: Exploring Posits for Efficient Artificial Neural Network Design in FPGA-based Edge Processing*. in **IEEE Access**, vol. 9, pp. 103691-103708, 2021, doi: 10.1109/ACCESS.2021.3098730.
- [J3] A. R. Baranwal, S. Ullah, <u>S. S. Sahoo</u> & A. Kumar, ReLAccS: *A Multi-level Approach to Accelerator Design for Reinforcement Learning on FPGA-based Systems*, in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, doi: 10.1109/TCAD.2020.3028350.
- [J2] S. Ullah, H. Schmidl, <u>S. S. Sahoo</u>, S. Rehman & A. Kumar, *Area-optimized Accurate and Approximate Softcore Signed Multiplier Architectures*, in **IEEE Transactions on Computers**, doi: 10.1109/TC.2020.2988404.
- [J1] Sahoo, S. S., Nguyen, T. D. A., Veeravalli, B., & Kumar, A, Multi-objective design space exploration for system partitioning of FPGA-based Dynamic Partially Reconfigurable Systems, In Integration, the VLSI Journal, Elsevier, November 2018.

# **Published Conference Proceedings**

- [C18] S. Ullah, S. S. Sahoo, and A. Kumar. 2023. *CoOAx: Correlation-aware Synthesis of FPGA-based Approximate Operators*. In Proceedings of the Great Lakes Symposium on VLSI 2023 (GLSVLSI '23). Association for Computing Machinery, New York, NY, USA, 671–677. https://doi.org/10.1145/3583781.3590222
- [C17] R. Ranjan, S. Ullah, <u>S. S. Sahoo</u> and A. Kumar, *SyFAxO-GeN: Synthesizing FPGA-based Approximate Operators with Generative Networks*, 2023 28th Asia and South Pacific Design Automation Conference (ASP-DAC '23), Tokyo, Japan, 2023, pp. 402-409.
- [C16] A. Immaneni, S. Ullah, S. Nambi, <u>S. S. Sahoo</u> and A. Kumar, *PosAx-O: Exploring Operator-level Approximations for Posit Arithmetic in Embedded AI/ML,*" in 2022 25th Euromicro Conference on Digital System Design (Euromicro DSD '22), Maspalomas, Spain, 2022 pp. 214-223. doi: 10.1109/DSD57027.2022.00037
- [C15] S. S. Sahoo, A. Kumar, M. Decky, S. C. B. Wong, G. V. Merrett, Y. Zhao, Jiachen Wang, X. Wang & A. K. Singh, Emergent design challenges for embedded systems and paths forward: mixed-criticality, energy, reliability and security perspectives, in Proceedings of the 2021 International Conference on Hardware/Software Codesign and System Synthesis (CODESS, ESWeek 2021). Association for Computing Machinery, New York, NY, USA, 1–10. DOI:https://doi.org/10.1145/3478684.3479246
- [C14] S. S. Sahoo & A. Kumar, Using Monte Carlo Tree Search for EDA A Case-study with Designing Cross-layer Reliability for Heterogeneous Embedded Systems, in 2021 IFIP/IEEE 29th International Conference on Very Large Scale Integration (VLSI-SoC 2021), 2021, pp. 1-6, doi: 10.1109/VLSI-SoC53125.2021.9606987.

- [C13] S. S. Sahoo & A. Kumar, CLEO-CoDe: Exploiting Constrained Decoding for Cross-Layer Energy Optimization in Heterogeneous Embedded Systems, in 2021 IFIP/IEEE 29th International Conference on Very Large Scale Integration (VLSI-SoC 2021), 2021, pp. 1-6, doi: 10.1109/VLSI-SoC53125.2021.9606983.
- [C12] S. S. Sahoo, A. R. Baranwal, S. Ullah & A. Kumar, MemOReL: A Memory-oriented Optimization Approach to Reinforcement Learning on FPGA-based Embedded Systems, in Proceedings of the 2021 on Great Lakes Symposium on VLSI (GLSVLSI 2021), 339-346.
- [C11] S. Ullah, S. S. Sahoo and A. Kumar, CLAppED: A Design Framework for Implementing Cross-Layer Approximation in FPGA-based Embedded Systems, 2021 58th ACM/IEEE Design Automation Conference (DAC '21), San Francisco, CA, USA, 2021, pp. 475-480, doi: 10.1109/DAC18074.2021.9586260..
- [C10] Ranjbar, B., Hoseinghorban, A., Sahoo, S. S., Ejlali, A. & Kumar, A. (2020). *Improving the Timing Behaviour of Mixed-Criticality Systems Using Chebyshev's Theorem*. In Design, Automation & Test in Europe Conference & Exhibition, DATE 2021, Virtual Conference and Exhibition, February 01-05, 2021.
- [C9] S. S. Sahoo, B. Veeravalli and A. Kumar, Markov Chain-based Modeling and Analysis of Checkpointing with Rollback Recovery for Efficient DSE in Soft Real-time Systems. (2020) IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT 2020), Frascati, Italy, 2020, pp. 1-6, doi: 10.1109/DFT50435.2020.9250892.
- [C8] Sahoo, S. S., Veeravalli, B., & Kumar, A. (2020). *CL(R)Early: An Early-stage DSE Methodology for Cross-Layer Reliability-aware Heterogeneous Embedded Systems*. In Proceedings of the 57th Annual Design Automation Conference. **DAC '20**. A Virtual Experience.
- [C7] Rai, S., Raitza, M., Sahoo, S. S., & Kumar, A. (2020). DISCERN: Distilling Standard Cells for Emerging Reconfigurable Nanotechnologies. In 2020 Design, Automation & Test in Europe Conference & Exhibition, DATE 2020, Virtual Conference and Exhibition, April 21- May 31, 2020.
- [C6] Sahoo, S. S., Veeravalli, B., & Kumar, A. (2019). A Hybrid Agent-based Design Methodology for Dynamic Cross-layer Reliability in Heterogeneous Embedded Systems. In Proceedings of the 56th Annual Design Automation Conference. DAC '19. Las Vegas, NV, USA.
- [C5] Sahoo, S. S., Nguyen, T. D. A., Veeravalli, B., & Kumar, A. (2018). *QoS-aware Cross-layer Reliability-integrated FPGA-based Dynamic Partially Reconfigurable System Partitioning*. In International Conference on Field-Programmable Technology, ICFPT 2018, Naha, Okinawa, Japan, December 10-14, 2018.
- [C4] Sahoo, S. S., Nguyen, T. D. A., Veeravalli, B., & Kumar, A. (2018). Lifetime-aware design methodology for dynamic partially reconfigurable systems. In 23rd Asia and South Pacific Design Automation Conference, ASP-DAC 2018, Jeju, Korea (South), January 22-25, 2018(pp. 393-398).
- [C3] Sahoo, S. S., Veeravalli, B., & Kumar, A. (2018). *CLRFrame: An analysis framework for designing cross-layer reliability in embedded systems*. In 31st International Conference on VLSI Design and 17th International Conference on Embedded Systems, VLSID 2018, Pune, India, January 6-10, 2018 (pp. 307-312).
- [C2] Sahoo, S. S., Kumar, A., & Veeravalli, B. (2016). Design and evaluation of reliability-oriented task re-mapping in MPSoCs using time-series analysis of intermittent faults. In 2016 Design, Automation & Test in Europe Conference & Exhibition, DATE 2016, Dresden, Germany, March 14-18, 2016 (pp. 798-803).
- [C1] Sahoo, S. S., Veeravalli, B., & Kumar, A. (2016). Cross-layer fault-tolerant design of real-time systems. In 2016 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, **DFT 2016**, Storrs, CT, USA, September 19-20, 2016 (pp. 63-68).

# **Book Chapters**

- [Ch3] S. Ullah, S. S. Sahoo, & A. Kumar, Efficient Hardware Arithmetic for Embedded Machine Learning, in Embedded Machine Learning for Cyber-Physical, IoT, and Edge Computing, Springer 2022. To appear.
- [Ch2] Ranjbar, B., Sahoo, S. S., Singh, A., Dziurzanski, P., & Kumar, A., Power management of Multicore systems, in Handbook of Computer Architecture, Springer 2022. *To appear*.
- [Ch1] Sahoo, S. S., Das, A. & Kumar, A., Fault-tolerant Computer Architectures, in Handbook of Computer Architecture, Springer 2022. *To appear*.